

#### **DIGITAL CIRCUITS FINAL EXAM (Question 1)**

# **Regulations:**

- 1. Duration is 110 minutes.
- **2.** Asking questions to proctors is not allowed.
- **3.** Any cheating or any attempt to cheat will be subject to the University disciplinary proceedings.
- **4.** Cell phones are prohibited on the desk, they must be switched off.

### **QUESTION 1 (30 Points):**

The given combinational circuit has four inputs (a,b,c,d) and one output (z).

- a. Construct the truth table of this circuit and write the expression of the logical function z=f(a,b,c,d) in 1<sup>st</sup> canonical form.
- b. Minimize the expression using axioms and theorems of the Boolean algebra.
- c. Design and draw the same circuit using a 4:16 decoder and other necessary logic gates.



#### **Solution:**

a.

Truth table:

| abcd | z                               |
|------|---------------------------------|
| 0000 | 0                               |
| 0001 | 0                               |
| 0010 | 1                               |
| 0011 | 1                               |
| 0100 | 1                               |
| 0101 | 0<br>1<br>1<br>1<br>0<br>1<br>0 |
| 0110 | 1                               |
| 0111 | 0                               |
| 1000 | 1                               |
| 1001 | 1                               |
| 1010 | 1                               |
| 1011 | 1                               |
| 1100 | 1                               |
| 1101 | 1                               |
| 1110 | 1<br>1<br>1<br>1<br>1<br>0<br>0 |
| 1111 | 0                               |

From the truth table we can obtain minterms and write the expression of the function in the 1<sup>st</sup> canonical form.

Remember, in minterms all variables (literals) appear once.

1<sup>st</sup> canonical form:

z= a'b'cd'+ a'b'cd + a'bc'd'+ a'bcd'+ ab'c'd'+ ab'c'd + ab'cd' + ab'cd + abc'd'+ abc'd

b.

There are different ways to minimize the expression in the 1<sup>st</sup> canonical form. Minimized expression:

z= a'bd' + ac' + b'c

In real world it may not be possible to find an OR gate with 10 inputs, but this solution is logically correct and sufficient for the exam.



# **DIGITAL CIRCUITS FINAL EXAM (Question 2)**

## **QUESTION 2 (30 Points):**

**a.** Analyze the given circuit by applying different input values and show that this circuit can be used as a memory unit.

Derive the next state equation for Q as Q(t+1)=f(A,B,Q(t)).



**b.** In the circuit given below, there is one **flip flop** (positive edge-triggered) and one **latch** with an enable (C) input. Complete the timing diagram and show how outputs X and Y respond according to the input changes.





| A | В | Q | P |                                                                    |
|---|---|---|---|--------------------------------------------------------------------|
| 0 | 0 | 0 | 1 | If B=0 then P = 1. The output of NAND1 is 1 and Q is 0 (stable)    |
| 0 | 1 | 0 | 1 | After (A=0, B=0), Q=0 from previous state and $P = 1$ . The out-   |
|   |   |   |   | put of NAND1 is 1 and $Q = 0$ (stable)                             |
| 1 | 0 | 0 | 1 | If $B=0$ then $P=1$ . The output of NAND1 is 1 and Q is 0 (stable) |
| 1 | 1 | 1 | 0 | The output of NAND1 is 0. Therefore the output of NAND2, Q=        |
|   |   |   |   | 1 and P=0 (stable)                                                 |
| 0 | 1 | 1 | 0 | After (A=1, B=1), The output of NAND1 is 1. $P = 0$ from previ-    |
|   |   |   |   | ous state and $Q = 1$ , $P=0$ (stable)                             |

| A | В |              |
|---|---|--------------|
| 0 | 0 | Reset        |
| 1 | 0 |              |
| 0 | 1 | Don't change |
| 1 | 1 | Set          |

The circuit is stable and can be switched to another state and has set, reset and don't change conditions. Therefore it can be used as a memory unit.

| A | В | Q(t) | Q(t+1) |
|---|---|------|--------|
| 0 | 0 | 0    | 0      |
| 0 | 0 | 1    | 0      |
| 0 | 1 | 0    | 0      |
| 0 | 1 | 1    | 1      |
| 1 | 0 | 0    | 0      |
| 1 | 0 | 1    | 0      |
| 1 | 1 | 0    | 1      |
| 1 | 1 | 1    | 1      |

| AB\Q(t) | 0 | 1 | Q(t+1) = BQ(t) + AB |
|---------|---|---|---------------------|
| 00      | 0 | Ω |                     |
| 01      | 0 |   |                     |
| 11      | 1 | 1 |                     |
| 10      | Ō | 0 |                     |
|         | U |   |                     |

### **DIGITAL CIRCUITS FINAL EXAM (Question 3)**

## **QUESTION 3 (40 Points):**

A clocked synchronous circuit with one input (X) and one output (Z) will be designed using the **Moore model**. Whenever the total number of "1"s received at input X during the positive edges of the clock signal is odd and greater than 2 (3, 5, 7, ...) the output Z will be "1", otherwise "0". The "1"s at the input X don't need to be successive.

Example for input and output sequences:

 $\mathbf{X} = 1 \ 1 \ 1 \ 0 \ 0 \ 1 \ 0 \ 1 \ 0 \ 1 \ 0$ 

 $\mathbf{Z} = 0\ 0\ 1\ 1\ 1\ 0\ 0\ 1\ 1\ 0\ 0$ 

- **a.** Draw the state diagram and construct the State/Output table of the circuit.
- **b.** Implement and draw the circuit using positive edge triggered **JK** flip-flops and other necessary logic gates.



| Ja  | 1 |   | K1 X |   |   |    | J. X | 0  | ١ | V X | 0 | - |
|-----|---|---|------|---|---|----|------|----|---|-----|---|---|
| Q Q | ٥ | 1 | 0,00 | 0 | 1 |    | 00   | 0  | l | 00  | ф | 4 |
| 00  | 0 | 0 | 00   | 4 | 4 |    | 0 (  | 14 | Ф | 01  | 0 | ( |
| 01  | 0 | 1 | 11   | 0 | 0 | 19 | 11   | 0  | 1 | 1 1 | 1 | P |
| 11  | 4 | 4 | 10   | 0 | 0 |    | 10   | 10 | ф | 10  | 0 | 1 |

$$J_1 = Q_0 X$$
  $J_0 = X$ 

